How to avoid C2802x COMP simulink module output as single(float) format?
Afficher commentaires plus anciens
I used simulink module C2802x COMP(arator) module with settings as: Computer Module = Comparator 1, Second input = Internal DAC, Internal DAC Value = 100, Syncronozation = synchronous, Qualification Period = Passed through
I have observed that simulink is generating the code as below, which is effectively converting it to float and so consuming almost 140 cycles for no reason. So, can you please tell me how to avoid this float conversion?
TEST_PROJ_DW.COMP = Comp1Regs.COMPSTS.bit.COMPSTS;
rtb_LogicalOperator = (TEST_PROJ_DW.COMP != 0.0F);
Réponses (1)
ashish ahir
le 6 Jan 2016
0 votes
can you upload screenshot of this setting parameters?
Catégories
En savoir plus sur Pulse width modulation (PWM) dans Centre d'aide et File Exchange
Produits
Community Treasure Hunt
Find the treasures in MATLAB Central and discover how the community can help you!
Start Hunting!