Jack Erickson, MathWorks
Verification engineers often have to manually recreate many of the MATLAB® models used during system algorithm design. HDL Verifier™ can generate C models wrapped in a SystemVerilog Direct Programming Interface (DPI) for use in Cadence®, Mentor Graphics®, or Synopsys® simulators. Reusing the system algorithm models can save weeks of manual writing and debugging, and these models easily accommodate changes to the specification. This demo shows an FFT checker and waveform generator exported as SystemVerilog DPI-C models and used in a universal verification methodology (UVM) simulation.
Featured Product
Select a Web Site
Choose a web site to get translated content where available and see local events and offers. Based on your location, we recommend that you select: .
Select web siteYou can also select a web site from the following list:
Select the China site (in Chinese or English) for best site performance. Other MathWorks country sites are not optimized for visits from your location.
This website uses cookies to improve your user experience, personalize content and ads, and analyze website traffic. By continuing to use this website, you consent to our use of cookies. Please see our Privacy Policy to learn more about cookies and how to change your settings.