HDLCoder Design Patterns and Examples

Version 3.0 (5,89 Mo) par Kiran Kintali
Several tutorials in this submission show how to generate HDL from MATLAB code, Simulink models, and Simscape models.
1,8K téléchargements
Mise à jour 24 mai 2023

Afficher la licence

This submission has examples showing how to generate HDL Code from MATLAB code, Simulink models and Simscape models using HDL Coder.
About HDL Coder:
HDL Coder™ enables high-level design for FPGAs, SoCs, and ASICs by generating portable, synthesizable Verilog® and VHDL® code from MATLAB® functions, Simulink® models, and Stateflow® charts. You can use the generated HDL code for FPGA programming, ASIC prototyping, and production design.
HDL Coder automates prototyping generated code on Xilinx®, Intel®, and Microchip boards and generates IP cores for ASIC and FPGA workflows. You can optimize for speed and area, highlight critical paths, and generate resource utilization estimates before synthesis. HDL Coder provides traceability between Simulink models and generated Verilog and VHDL code, enabling code verification for high-integrity applications adhering to DO-254 and other standards.

Citation pour cette source

Kiran Kintali (2026). HDLCoder Design Patterns and Examples (https://fr.mathworks.com/matlabcentral/fileexchange/50098-hdlcoder-design-patterns-and-examples), MATLAB Central File Exchange. Extrait(e) le .

Compatibilité avec les versions de MATLAB
Créé avec R2023a
Compatible avec toutes les versions jusqu’à R2012b
Plateformes compatibles
Windows macOS Linux
Tags Ajouter des tags
Version Publié le Notes de version
3.0

Updated MATLAB examples with R2023a release. Also attached new design pattern models with Simulink, Stateflow, MATLAB Function Blocks and Simscape.

2.0

Significant improvements and several new examples.

1.1.0.1

Updated license

1.1.0.0

minor update: cleanup few mlint messages.